

May 1992 Revised March 2005

#### 74ABT244

# Octal Buffer/Line Driver with 3-STATE Outputs

#### **General Description**

The ABT244 is an octal buffer and line driver with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/

#### **Features**

- Non-inverting buffers
- Output sink capability of 64 mA, source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus conten-

# **Ordering Code:**

| Order Number                 | Package<br>Number | Package Description                                                                 |
|------------------------------|-------------------|-------------------------------------------------------------------------------------|
| 74ABT244CSC                  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide          |
| 74ABT244CSJ                  | M20D              | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74ABT244CMSA                 | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide               |
| 74ABT244CMSAX_NL<br>(Note 1) | MSA20             | Pb-Free 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |
| 74ABT244CMTC                 | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide         |
| 74ABT244CMTCX_NL<br>(Note 1) | MTC20             | Pb-Free 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| 74ABT244CPC                  | N20A              | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide              |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

Pb-Free package per JEDEC J-STD-020B.

Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.

# **Connection Diagram**



# **Pin Descriptions**

| Pin Names                          | Description         |
|------------------------------------|---------------------|
| $\overline{OE}_1, \overline{OE}_2$ | Output Enable Input |
|                                    | (Active LOW)        |
| I <sub>0</sub> –I <sub>7</sub>     | Inputs              |
| O <sub>0</sub> -O <sub>7</sub>     | Outputs             |

## **Truth Table**

| OE <sub>1</sub> | I <sub>0-3</sub> | O <sub>0-3</sub> | OE <sub>2</sub> | I <sub>4-7</sub> | O <sub>4-7</sub> |
|-----------------|------------------|------------------|-----------------|------------------|------------------|
| Н               | Χ                | Z                | Н               | Χ                | Z                |
| L               | Н                | Н                | L               | Н                | Н                |
| L               | L                | L                | L               | L                | L                |

- H = HIGH Voltage Level
  L = LOW Voltage Level
  X = Immaterial
  Z = High Impedance

#### Absolute Maximum Ratings(Note 2)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{°C to } +125\mbox{°C} \\ \end{array}$ 

Input Voltage (Note 3) -0.5V to +7.0V Input Current (Note 3) -30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-Off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

in LOW State (Max)  ${\rm twice \ the \ rated \ I_{OL} \ (mA)}$  DC Latchup Source Current  $-500 \ {\rm mA}$ 

Over Voltage Latchup (I/O) 10V

# Recommended Operating Conditions

Free Air Ambient Temperature  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate ( $\Delta V/\Delta t$ )

Data Input 50 mV/ns
Enable Input 20 mV/ns

**Note 2:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 3: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Param                             | eter            | Min  | Тур | Max  | Units | V <sub>CC</sub> | Conditions                                           |
|------------------|-----------------------------------|-----------------|------|-----|------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                |                 | 2.0  |     |      | V     |                 | Recognized HIGH Signal                               |
| V <sub>IL</sub>  | Input LOW Voltage                 |                 |      |     | 8.0  | V     |                 | Recognized LOW Signal                                |
| V <sub>CD</sub>  | Input Clamp Diode Vo              | Itage           |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH Voltage               |                 | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -3 mA                              |
|                  |                                   |                 | 2.0  |     |      | V     | Min             | I <sub>OH</sub> = -32 mA                             |
| V <sub>OL</sub>  | Output LOW Voltage                |                 |      |     | 0.55 |       |                 | I <sub>OL</sub> = 64 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                |                 |      |     | 1    | μА    | Max             | V <sub>IN</sub> = 2.7V (Note 5)                      |
|                  |                                   |                 |      |     | 1    |       |                 | $V_{IN} = V_{CC}$                                    |
| I <sub>BVI</sub> | Input HIGH Current B              | reakdown Test   |      |     | 7    | μА    | Max             | V <sub>IN</sub> = 7.0V                               |
| I <sub>IL</sub>  | Input LOW Current                 |                 |      |     | -1   | μА    | Max             | V <sub>IN</sub> = 0.5V (Note 5)                      |
|                  |                                   |                 |      |     | -1   | μΛ    | IVIAA           | $V_{IN} = 0.0V$                                      |
| V <sub>ID</sub>  | Input Leakage Test                |                 | 4.75 |     |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA                             |
|                  |                                   |                 |      |     |      |       |                 | All Other Pins Grounded                              |
| I <sub>OZH</sub> | Output Leakage Curre              | ent             |      |     | 10   | μА    | 0 – 5.5V        | $V_{OUT} = 2.7V; \overline{OE}_n = 2.0V$             |
| I <sub>OZL</sub> | Output Leakage Curre              | ent             |      |     | -10  | μА    | 0 – 5.5V        | $V_{OUT} = 0.5V; \overline{OE}_n = 2.0V$             |
| Ios              | Output Short-Circuit C            | urrent          | -100 |     | -275 | mA    | Max             | V <sub>OUT</sub> = 0.0V                              |
| I <sub>CEX</sub> | Output High Leakage               | Current         |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |
| I <sub>ZZ</sub>  | Bus Drainage Test                 |                 |      |     | 100  | μА    | 0.0             | V <sub>OUT</sub> = 5.5V; All Others GND              |
| I <sub>CCH</sub> | Power Supply Current              |                 |      |     | 50   | μА    | Max             | All Outputs HIGH                                     |
| I <sub>CCL</sub> | Power Supply Current              | İ               |      |     | 30   | mA    | Max             | All Outputs LOW                                      |
| I <sub>CCZ</sub> | Power Supply Current              |                 |      |     | 50   | μА    | Max             | $\overline{OE}_n = V_{CC}$                           |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or Ground              |
| I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | Outputs Enabled |      |     | 2.5  | mA    |                 | $V_I = V_{CC} - 2.1V$                                |
|                  |                                   | Outputs 3-STATE |      |     | 2.5  | mA    | Max             | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                  |                                   | Outputs 3-STATE |      |     | 50   | μА    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V   |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or Ground              |
| I <sub>CCD</sub> | Dynamic I <sub>CC</sub>           | No Load         |      |     |      | mA/   | Max             | Outputs OPEN                                         |
|                  | (Note 5)                          |                 |      |     | 0.1  | MHz   | iviax           | $\overline{OE}_n = GND$ , (Note 4)                   |
|                  |                                   |                 |      |     |      |       |                 | One Bit Toggling, 50% Duty Cycle                     |

Note 4: For 8 bits toggling,  $I_{CCD} < 0.8 \text{ mA/MHz}.$ 

Note 5: Guaranteed, but not tested.

#### **DC Electrical Characteristics**

(SOIC package)

| Symbol           | Parameter                                    | Min  | Тур  | Max | Units | v <sub>cc</sub> | Conditions $C_L = 50 \text{ pF,}$ $R_L = 500\Omega$ |
|------------------|----------------------------------------------|------|------|-----|-------|-----------------|-----------------------------------------------------|
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |      | 0.5  | 8.0 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                      |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.3 | -0.8 |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                      |
| V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage    | 2.7  | 3.1  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 8)                      |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 2.0  | 1.5  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                      |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      |      | 1.1  | 0.8 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                      |

Note 6: Max number of outputs defined as (n). n – 1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

Note 7: Max number of data inputs (n) switching. n – 1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested.

Note 8: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested.

#### **AC Electrical Characteristics**

(SOIC and SSOP package)

| Symbol           | Symbol Parameter  |     | $T_A = +25^{\circ}C$ $V_{CC} = +5V$ $C_L = 50 \text{ pF}$ |     | $T_{A} = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_{L} = 50 \text{ pF}$ |     | $T_A = -40$ °C to $+85$ °C $V_{CC} = 4.5V - 5.5V$ $C_L = 50$ pF |     | Units |
|------------------|-------------------|-----|-----------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------|-----|-------|
|                  |                   | Min | Тур                                                       | Max | Min                                                                                                                 | Max | Min                                                             | Max |       |
| t <sub>PLH</sub> | Propagation Delay | 1.0 | 2.5                                                       | 3.6 | 1.0                                                                                                                 | 5.3 | 1.0                                                             | 3.6 | ns    |
| t <sub>PHL</sub> | Data to Outputs   | 1.0 | 2.3                                                       | 3.6 | 1.0                                                                                                                 | 5.0 | 1.0                                                             | 3.6 |       |
| t <sub>PZH</sub> | Output Enable     | 1.5 | 3.5                                                       | 6.0 | 0.8                                                                                                                 | 6.5 | 1.5                                                             | 6.0 |       |
| $t_{PZL}$        | Time              | 1.5 | 3.6                                                       | 6.0 | 1.2                                                                                                                 | 7.9 | 1.5                                                             | 6.0 | ns    |
| t <sub>PHZ</sub> | Output Disable    | 1.7 | 3.5                                                       | 5.6 | 1.2                                                                                                                 | 7.6 | 1.7                                                             | 5.6 | 20    |
| $t_{PLZ}$        | Time              | 1.7 | 3.3                                                       | 5.6 | 1.0                                                                                                                 | 7.9 | 1.7                                                             | 5.6 | ns    |

#### **Extended AC Electrical Characteristics**

(SOIC package)

| Symbol              | Parameter            | $T_A$ -40°C to +85°C<br>$V_{CC}$ = 4.5V-5.5V<br>$C_L$ = 50 pF<br>8 Outputs Switching<br>(Note 9) |     | V <sub>CC</sub> = 4.  C <sub>L</sub> = 2 | C to +85°C<br>5V-5.5V<br>250 pF<br>Switching<br>e 10) | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5$ V-5.5<br>$C_L = 250$ pF<br>8 Outputs Switching<br>(Note 11) |           | Units |     |
|---------------------|----------------------|--------------------------------------------------------------------------------------------------|-----|------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------|-------|-----|
|                     |                      | Min                                                                                              | Тур | Max                                      | Min                                                   | Max                                                                                                    | Min       | Max   |     |
| f <sub>TOGGLE</sub> | Max Toggle Frequency |                                                                                                  | 100 |                                          |                                                       |                                                                                                        |           |       | MHz |
| t <sub>PLH</sub>    | Propagation Delay    | 1.5                                                                                              |     | 5.0                                      | 1.5                                                   | 6.0                                                                                                    | 2.5       | 8.5   | ns  |
| $t_{PHL}$           | Data to Outputs      | 1.5                                                                                              |     | 5.0                                      | 1.5                                                   | 6.0                                                                                                    | 2.5       | 8.5   | 115 |
| t <sub>PZH</sub>    | Output Enable Time   | 1.5                                                                                              |     | 6.5                                      | 2.5                                                   | 7.5                                                                                                    | 2.5       | 10.0  | 20  |
| $t_{PZL}$           |                      | 1.5                                                                                              |     | 6.5                                      | 2.5                                                   | 7.5                                                                                                    | 2.5       | 12.0  | ns  |
| t <sub>PHZ</sub>    | Output Disable Time  | 1.0                                                                                              |     | 5.6                                      | (Note 12)                                             |                                                                                                        | (Note 12) |       | ns  |
| $t_{PLZ}$           |                      | 1.0                                                                                              |     | 5.6                                      | (INOI                                                 | 5 12)                                                                                                  | (Note 12) |       | 115 |

Note 9: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 10: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 11: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 12: The 3-STATE delays are dominated by the RC network (500 $\Omega$ , 250 pF) on the output and have been excluded from the datasheet.

#### Skew

| Symbol                         | Parameter                               | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  8 Outputs Switching  (Note 15) | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 250 pF  8 Outputs Switching  (Note 16)  Max | Units |
|--------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|
| t <sub>OSHL</sub><br>(Note 13) | Pin to Pin Skew HL Transitions          | 0.8                                                                                                                  | 1.8                                                                                                                        | ns    |
| t <sub>OSLH</sub><br>(Note 13) | Pin to Pin Skew<br>LH Transitions       | 0.8                                                                                                                  | 1.8                                                                                                                        | ns    |
| t <sub>PS</sub><br>(Note 17)   | Duty Cycle<br>LH–HL Skew                | 1.0                                                                                                                  | 2.5                                                                                                                        | ns    |
| t <sub>OST</sub><br>(Note 13)  | Pin to Pin Skew<br>LH/HL Transitions    | 1.0                                                                                                                  | 2.5                                                                                                                        | ns    |
| t <sub>PV</sub> (Note 14)      | Device to Device Skew LH/HL Transitions | 1.5                                                                                                                  | 3.0                                                                                                                        | ns    |

Note 13: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). The specification is guaranteed but not tested.

Note 14: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested

Note 15: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)

Note 16: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 17: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

#### Capacitance

| Symbol          | Parameter          | Тур | Units | Conditions $T_A = 25^{\circ}C$ |
|-----------------|--------------------|-----|-------|--------------------------------|
| C <sub>IN</sub> | Input Capacitance  | 5.0 | pF    | V <sub>CC</sub> = 0V           |
| COUT (Note 18)  | Output Capacitance | 9.0 | PF    | $V_{CC} = 5.0V$                |

Note 18: C<sub>OUT</sub> is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

# **AC Loading**



\*Includes jig and probe capacitance

FIGURE 1. Standard AC Test Load

#### **AC Waveforms**



FIGURE 2. Test Input Signal Levels

| Amplitude | Rep. Rate | t <sub>W</sub> | t <sub>r</sub> | t <sub>f</sub> |  |
|-----------|-----------|----------------|----------------|----------------|--|
| 3.0V      | 1 MHz     | 500 ns         | 2.5 ns         | 2.5 ns         |  |

FIGURE 3. Test Input Signal Requirements



FIGURE 4. Propagation Delay, Pulse Width Waveforms



FIGURE 5. 3-STATE Output HIGH and LOW Enable and Disable Times



FIGURE 6. Propagation Delay Waveforms for Inverting and Non-Inverting Functions



FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms



20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B





20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide Package Number MSA20

## Physical Dimensions inches (millimeters) unless otherwise noted (Continued)





LAND PATTERN RECOMMENDATION



DIMENSIONS ARE IN MILLIMETERS

#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MID-153, VARIATION AC, REF NOTE 6. DATE 7/93.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND THE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.

# SEE DETAIL A 0.09-0.20<sup>1</sup>



DETAIL A

#### MTC20REVD1

20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com